When

Tuesday August 4, 2015 from 8:30 AM to 4:00 PM CDT
Add to Calendar 

Where

University of Illinois at Urbana-Champaign 
NCSA Building
1205 West Clark Street
Room 1040
Urbana, IL 61801
 

 
Driving Directions 

Contact

Lisa Sonntag 
Plan 365 Inc. 
919-534-2281 
lsonntag@plan365inc.com 
 

Parallel Programming and Optimization with
Intel® Xeon Phi™ Coprocessors
Developer Training Event
Urbana, IL

Event Details: CDT 101

Tuesday, August 4, 2015
Registration Begins: 8:30 AM
Presentation: 9:00 AM to 4:00 PM
Lunch will be provided

University of Illinois at Urbana-Champaign
NCSA Building
Room 1040 (first floor)
1205 West Clark Street
Urbana, IL 61801
http://illinois.edu/map/map.pdf

Parking: Please park in the NCSA Parking Garage

Space is limited ... register early!

This one-day seminar features presentations on the available programming models and best optimization practices for the Intel Xeon Phi coprocessors, and on the usage of the Intel software development and diagnostic tools.  CDT 101 is a pre-requisite for the hands-on labs (CDT 102).

The session will cover:

  • Offload and Native:  "Hello World" to complex, using MPI>
  • Performance Analysis:  VTune.
  • Case Study:  All aspects of tuning in the N-body calculation.
  • Optimization I:  Strip-mining for vectorization, parallel reduction.
  • Optimization II:  Loop tiling, thread affinity.
Course abstract can be found here.